10-23-2009 08:59 AM
Hi, I have a A/D board which ouput data through a serial interface, the signal timing and format are shown in flowing figure:
CLK is 20MHz data clock, FS is frame start signal (falling edge indicates start of new frame),
each frame contains 8 x 16 bits data for 16 channel A/D.
Is 20MHz CLK too high for 40MHz 7811R FPGA to sample the DAT signal?
10-29-2009 05:09 AM