08-13-2009 09:13 AM
I want to set a digital output to high and back to low in a specified time of 100ns. The rise time of the signal should be <20ns. I learnt from another post that it will take 60ns for the data to appear on the line.
Can I compile the code in 200MHz derived clock and acheive the required timing? What is the maximum rate to which i can go? We are planning to buy this card if it satisfies our needs.
"What is the response time of the 7813R?" This depends on the FPGA speed at which you compile your logic. Once you write a value to the LabVIEW FPGA I/O Node, it will take two ticks of your FPGA clock for the data to pass through its synchronization registers. There will also be ~10 ns for the front end analog circuitry to respond. This of course may increase if you are driving higher capacitance. So in summary if you compile the FPGA code at 40MHz, then once you write a value to a LabVIEW FPGA I/O Node, it will take around 60ns for the data to appear on the line.
08-13-2009 02:15 PM
08-13-2009 10:39 PM
08-14-2009 07:45 AM
08-14-2009 07:50 AM
08-14-2009 08:35 AM
08-17-2009 08:57 AM
08-17-2009 11:30 PM
08-18-2009 08:05 AM
08-18-2009 10:33 AM
I used the same cable and a CB-68LP. I used the normal while loop to create the 8 MHz clock. I still don't get how the measurement error was induced. There must be some capacitive elements coming in the way.