Real-Time Measurement and Control

cancel
Showing results for 
Search instead for 
Did you mean: 

FPGA 7961R and 5761R Digitizer for high speed triggered acquisition

Hi Badri and thanks for the code, I'll test it right now.

 

To check if the graphical part of the host VI is responsible of the overflow issue, I deleted

the graphical plot. However, the results are quite similar with or without it. Beyond 40 KS

there's a overflow and the host is unable to read all the samples between triggers.

 

Anyway, I'll switch to the 2 & 4 channels versions because these are the ones I really

need implement.

0 Kudos
Message 11 of 14
(3,175 Views)

Hi again Badri,

 

After some days of trial and error, I've finally managed to obtain a working solution (+10KS/ch x 4 channels) using two fifos.

 

So thank you so much for your collaboration!

 

Regards,

Jordi

 

PS: if you want the project just ask me and I'll send it to you.

0 Kudos
Message 12 of 14
(3,155 Views)

Kudos for getting the project working.

0 Kudos
Message 13 of 14
(3,147 Views)

I already gave you some in the previous page, please check it

0 Kudos
Message 14 of 14
(3,132 Views)